Basant Kumar Mohanty
Basant Kumar Mohanty
Professor, Electronics and Telecommunication Engineering, SVKM'S NMIMS, Shirpur Campus
Verified email at nmims.edu
Title
Cited by
Cited by
Year
Efficient integer DCT architectures for HEVC
PK Meher, SY Park, BK Mohanty, KS Lim, C Yeo
IEEE Transactions on Circuits and systems for Video Technology 24 (1), 168-178, 2013
1722013
Area–delay–power efficient carry-select adder
BK Mohanty, SK Patel
IEEE transactions on circuits and systems II: express briefs 61 (6), 418-422, 2014
1252014
A high-performance energy-efficient architecture for FIR adaptive filter based on new distributed arithmetic formulation of block LMS algorithm
BK Mohanty, PK Meher
IEEE transactions on signal processing 61 (4), 921-932, 2012
952012
Memory efficient modular VLSI architecture for highthroughput and low-latency implementation of multilevel lifting 2-D DWT
BK Mohanty, PK Meher
IEEE Transactions on signal processing 59 (5), 2072-2084, 2011
802011
FPGA implementation of orthogonal matching pursuit for compressive sensing reconstruction
H Rabah, A Amira, BK Mohanty, S Almaadeed, PK Meher
IEEE Transactions on very large scale integration (VLSI) Systems 23 (10 …, 2014
752014
Memory-Efficient High-Speed Convolution-based Generic Structure for Multilevel 2-D DWT
BK Mohanty, PK Meher
IEEE Transaction on Circuit and System for Video Technology, 23 (2), 353-363, 2013
682013
A high-performance FIR filter architecture for fixed and reconfigurable applications
BK Mohanty, PK Meher
IEEE transactions on very large scale integration (VLSI) systems 24 (2), 444-452, 2015
632015
Area-and power-efficient architecture for high-throughput implementation of lifting 2-D DWT
BK Mohanty, A Mahajan, PK Meher
IEEE transactions on circuits and systems ii: express briefs 59 (7), 434-438, 2012
572012
Memory Footprint Reduction for Power-Efficient Realization of 2-D Finite Impulse Response Filters
BK Mohanty, PK Meher, S Al-Maadeed, A Amira
IEEE, 2013
362013
Hardware-efficient systolic-like modular design for two-dimensional discrete wavelet transform
PK Meher, BK Mohanty, JC Patra
IEEE Transactions on Circuits and Systems II: Express Briefs 55 (2), 151-155, 2008
302008
Efficient VLSI architecture for decimation-in-time fast Fourier transform of real-valued data
PK Meher, BK Mohanty, SK Patel, S Ganguly, T Srikanthan
IEEE Transactions on Circuits and Systems I: Regular Papers 62 (12), 2836-2845, 2015
252015
Efficient multiplierless designs for 1-D DWT using 9/7 filters based on distributed arithmetic
BK Mohanty, PK Meher
Proceedings of the 2009 12th International Symposium on Integrated Circuits …, 2009
202009
Cost-effective novel flexible cell-level systolic architecture for high throughput implementation of 2-D FIR filters
BK Mohanty, PK Meher
IEE Proceedings-Computers and Digital Techniques 143 (6), 436-439, 1996
191996
Low-area and low-power reconfigurable architecture for convolution-based 1-D DWT using 9/7 and 5/3 filters
PK Meher, BK Mohanty, MMS Swamy
2015 28th International Conference on VLSI Design, 327-332, 2015
182015
Delayed block LMS algorithm and concurrent architecture for high-speed implementation of adaptive FIR filters
BK Mohanty, PK Meher
TENCON 2008-2008 IEEE Region 10 Conference, 1-5, 2008
182008
Memory-efficient architecture for 3-D DWT using overlapped grouping of frames
BK Mohanty, PK Meher
IEEE Transactions on Signal Processing 59 (11), 5605-5616, 2011
172011
LUT optimization for distributed arithmetic-based block least mean square adaptive filter
BK Mohanty, PK Meher, SK Patel
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 24 (5 …, 2015
152015
A high-performance VLSI architecture for reconfigurable FIR using distributed arithmetic
BK Mohanty, PK Meher, SK Singhal, MNS Swamy
Integration 54, 37-46, 2016
142016
Area-delay efficient architecture for MP algorithm using reconfigurable inner-product circuits
PK Meher, BK Mohanty, T Srikanthan
2014 IEEE International Symposium on Circuits and Systems (ISCAS), 2628-2631, 2014
132014
Parallel and pipeline architectures for high-throughput computation of multilevel 3-D DWT
BK Mohanty, PK Meher
IEEE transactions on circuits and systems for video technology 20 (9), 1200-1209, 2010
112010
The system can't perform the operation now. Try again later.
Articles 1–20