Follow
Dominik Germek
Dominik Germek
Other namesDominik Sisejkovic, Dominik Šišejković
Verified email at de.bosch.com
Title
Cited by
Cited by
Year
Evolving priority rules for resource constrained project scheduling problem with genetic programming
M Đumić, D Šišejković, R Čorić, D Jakobović
Future Generation Computer Systems 86, 211-221, 2018
662018
Challenging the security of logic locking schemes in the era of deep learning: A neuroevolutionary approach
D Sisejkovic, F Merchant, LM Reimann, H Srivastava, A Hallawa, ...
ACM Journal on Emerging Technologies in Computing Systems (JETC) 17 (3), 1-26, 2021
622021
Deceptive Logic Locking for Hardware Integrity Protection against Machine Learning Attacks
D Sisejkovic, F Merchant, LM Reimann, R Leupers
IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2021
372021
Control-lock: Securing processor cores against software-controlled hardware trojans
D Šišejković, F Merchant, R Leupers, G Ascheid, S Kegreiss
Proceedings of the 2019 on Great Lakes Symposium on VLSI, 27-32, 2019
242019
Logic Locking at the Frontiers of Machine Learning: A Survey on Developments and Opportunities
D Sisejkovic, LM Reimann, E Moussavi, F Merchant, R Leupers
IFIP/IEEE 29th International Conference on Very Large Scale Integration …, 2021
222021
Immunological algorithms paradigm for construction of Boolean functions with good cryptographic properties
S Picek, D Sisejkovic, D Jakobovic
Engineering Applications of Artificial Intelligence 62, 320-330, 2017
222017
Evolving cryptographic pseudorandom number generators
S Picek, D Sisejkovic, V Rozic, B Yang, D Jakobovic, N Mentens
International Conference on Parallel Problem Solving from Nature, 613-622, 2016
222016
Qflow: Quantitative information flow for security-aware hardware design in verilog
LM Reimann, L Hanel, D Sisejkovic, F Merchant, R Leupers
2021 IEEE 39th International Conference on Computer Design (ICCD), 603-607, 2021
202021
A Unifying Logic Encryption Security Metric
D Šišejković, R Leupers, G Ascheid, S Metzner
Proceedings of the 18th International Conference on Embedded Computer …, 2018
202018
A secure hardware-software solution based on RISC-V, logic locking and microkernel
D Šišejković, F Merchant, LM Reimann, R Leupers, M Giacometti, ...
Proceedings of the 23th International Workshop on Software and Compilers for …, 2020
182020
S-box pipelining using genetic algorithms for high-throughput AES implementations: How fast can we go?
L Batina, D Jakobovic, N Mentens, S Picek, A De La Piedra, D Sisejkovic
International Conference on Cryptology in India, 322-337, 2014
182014
Inter-lock: Logic encryption for processor cores beyond module boundaries
D Šišejković, F Merchant, R Leupers, G Ascheid, S Kegreiss
2019 IEEE European Test Symposium (ETS), 1-6, 2019
172019
NeuroHammer: Inducing bit-flips in memristive crossbar memories
F Staudigl, H Al Indari, D Schön, D Sisejkovic, F Merchant, JM Joseph, ...
2022 Design, Automation & Test in Europe Conference & Exhibition (DATE …, 2022
162022
Scaling logic locking schemes to multi-module hardware designs
D Šišejković, F Merchant, LM Reimann, R Leupers, S Kegreiß
Architecture of Computing Systems–ARCS 2020: 33rd International Conference …, 2020
132020
Vertical IP Protection of the Next-Generation Devices: Quo Vadis?
S Rai, S Garg, C Pilato, V Herdt, E Moussavi, D Sisejkovic, R Karri, ...
Proceedings of the Conference on Design, Automation & Test in Europe (DATE), 2021
82021
Evolution of scheduling heuristics for the resource constrained scheduling problem
D Šišejkovic
University of Zagreb, Faculty Of Electrical Engineering and Computing, Zagreb, 2016
72016
Andromeda: An fpga based risc-v mpsoc exploration framework
F Merchant, D Sisejkovic, LM Reimann, K Yasotharan, T Grass, ...
2021 34th International Conference on VLSI Design and 2021 20th …, 2021
62021
A critical evaluation of the paradigm shift in the design of logic encryption algorithms
D Šišejković, F Merchant, R Leupers, G Ascheid, V Kiefer
2019 International Symposium on VLSI Design, Automation and Test (VLSI-DAT), 1-4, 2019
62019
X-fault: Impact of faults on binary neural networks in memristor-crossbar arrays with logic-in-memory computation
F Staudigl, KJX Sturm, M Bartel, T Fetz, D Sisejkovic, JM Joseph, ...
2022 IEEE 4th International Conference on Artificial Intelligence Circuits …, 2022
52022
Designing Trustworthy Hardware with Logic Locking
D Sisejkovic, R Leupers, M Krstic
Dissertation, RWTH Aachen University, 2022
52022
The system can't perform the operation now. Try again later.
Articles 1–20