Smruti R. Sarangi
Smruti R. Sarangi
Computer Science, IIT Delhi
Verified email at cse.iitd.ac.in - Homepage
Title
Cited by
Cited by
Year
Internet of things: architectures, protocols, and applications
P Sethi, SR Sarangi
Journal of Electrical and Computer Engineering 2017, 2017
6312017
VARIUS: A model of process variation and resulting timing errors for microarchitects
SR Sarangi, B Greskamp, R Teodorescu, J Nakano, A Tiwari, J Torrellas
IEEE Transactions on Semiconductor Manufacturing 21 (1), 3-13, 2008
4542008
SESC simulator
J Renau
http://sesc. sourceforge. net, 2005
2642005
SESC simulator, January 2005
J Renau, B Fraguela, J Tuck, W Liu, M Prvulovic, L Ceze, S Sarangi, ...
1902005
ReCycle: Pipeline adaptation to tolerate process variation
A Tiwari, SR Sarangi, J Torrellas
ACM SIGARCH Computer Architecture News 35 (2), 323-334, 2007
1892007
Virtual base station pool: towards a wireless network cloud for radio access networks
ZB Zhu, P Gupta, Q Wang, S Kalyanaraman, Y Lin, H Franke, S Sarangi
Proceedings of the 8th ACM international conference on computing frontiers, 1-10, 2011
1392011
EVAL: Utilizing processors with variation-induced timing errors
S Sarangi, B Greskamp, A Tiwari, J Torrellas
2008 41st IEEE/ACM International Symposium on Microarchitecture, 423-434, 2008
1052008
SESC simulator, 2005
J Renau, B Fraguela, J Tuck, W Liu, M Prvulovic, L Ceze, S Sarangi, ...
682005
Cadre: Cycle-accurate deterministic replay for hardware debugging
SR Sarangi, B Greskamp, J Torrellas
International Conference on Dependable Systems and Networks (DSN'06), 301-312, 2006
662006
DUST: a generalized notion of similarity between uncertain time series
SR Sarangi, K Murthy
Proceedings of the 16th ACM SIGKDD international conference on Knowledge …, 2010
592010
Patching processor design errors with programmable hardware
S Sarangi, S Narayanasamy, B Carneal, A Tiwari, B Calder, J Torrellas
IEEE micro 27 (1), 12-25, 2007
592007
Sesc
J Renau, B Fraguela, J Tuck, W Liu, M Prvulovic, L Ceze, S Sarangi, ...
582004
Phoenix: Detecting and recovering from permanent processor design bugs with programmable hardware
SR Sarangi, A Tiwari, J Torrellas
2006 39th Annual IEEE/ACM International Symposium on Microarchitecture …, 2006
532006
Reslice: Selective re-execution of long-retired misspeculated instructions using forward slicing
SR Sarangi, W Liu, J Torrellas, Y Zhou
38th Annual IEEE/ACM International Symposium on Microarchitecture (MICRO'05 …, 2005
512005
Internet of things: architectures protocols and applications
S Pallavi, SR Sarangi
Journal of Electrical and Computer Engineering 2017, 1-0147, 2017
502017
Thread-level speculation on a CMP can be energy efficient
J Renau, K Strauss, L Ceze, W Liu, S Sarangi, J Tuck, J Torrellas
Proceedings of the 19th annual international conference on Supercomputing …, 2005
482005
Energy-efficient thread-level speculation
J Renau, K Strauss, L Ceze, W Liu, SR Sarangi, J Tuck, J Torrellas
IEEE Micro 26 (1), 80-91, 2006
382006
Tejas: A java based versatile micro-architectural simulator
SR Sarangi, R Kalayappan, P Kallurkar, S Goel, E Peter
2015 25th International Workshop on Power and Timing Modeling, Optimization …, 2015
342015
Threshold voltage variation effects on aging-related hard failure rates
B Greskamp, SR Sarangi, J Torrellas
2007 IEEE International Symposium on Circuits and Systems, 1261-1264, 2007
272007
Lightsim: A leakage aware ultrafast temperature simulator
SR Sarangi, G Ananthanarayanan, M Balakrishnan
2014 19th Asia and South Pacific Design Automation Conference (ASP-DAC), 855-860, 2014
192014
The system can't perform the operation now. Try again later.
Articles 1–20